# Multiplexer

# Multiplexer

A multiplexer is a combinational circuit that has 2<sup>n</sup> input lines and a single output line. Simply, the multiplexer is a multi-input and single-output combinational circuit. The binary information is received from the input lines and directed to the output line. On the basis of the values of the selection lines, one of these data inputs will be connected to the output.

Unlike encoder and decoder, there are n selection lines and  $2^n$  input lines. So, there is a total of  $2^N$  possible combinations of inputs. A multiplexer is also treated as  $\mathbf{Mux}$ .

## 2×1 Multiplexer:

In  $2\times1$  multiplexer, there are only two inputs, i.e.,  $A_0$  and  $A_1$ , 1 selection line, i.e.,  $S_0$  and single outputs, i.e., Y. On the basis of the combination of inputs which are present at the selection line  $S^0$ , one of these 2 inputs will be connected to the output. The block diagram and the truth table of the  $2\times1$  multiplexer are given below. Block Diagram:



### Truth Table:

| INPUTS         | Output         |
|----------------|----------------|
| S <sub>0</sub> | Y              |
| 0              | A <sub>0</sub> |
| 1              | A <sub>1</sub> |

The logical expression of the term Y is as follows:  $Y=S_0'.A_0+S_0.A_1$ 

Logical circuit of the above expression is given below:



### 4×1 Multiplexer:

In the  $4\times1$  multiplexer, there is a total of four inputs, i.e.,  $A_0$ ,  $A_1$ ,  $A_2$ , and  $A_3$ , 2 selection lines, i.e.,  $S_0$  and  $S_1$  and single output, i.e., Y. On the basis of the combination of inputs that are present at the selection lines  $S^0$  and  $S_1$ , one of these 4 inputs are connected to the output. The block diagram and the truth table of the  $4\times1$  multiplexer are given below.

Block Diagram:



Truth Table:

| INPUTS         |                | Output         |
|----------------|----------------|----------------|
| S <sub>1</sub> | S <sub>0</sub> | Y              |
| 0              | 0              | A <sub>0</sub> |
| 0              | 1              | A <sub>1</sub> |
| 1              | 0              | A <sub>2</sub> |
| 1              | 1              | A <sub>3</sub> |

The logical expression of the term Y is as follows:  $Y=S_1' S_0' A_0+S_1' S_0 A_1+S_1 S_0' A_2+S_1 S_0 A_3$ Logical circuit of the above expression is given below:



## 8 to 1 Multiplexer

In the 8 to 1 multiplexer, there are total eight inputs, i.e.,  $A_0$ ,  $A_1$ ,  $A_2$ ,  $A_3$ ,  $A_4$ ,  $A_5$ ,  $A_6$ , and  $A_7$ , 3 selection lines, i.e.,  $S_0$ ,  $S_1$ and  $S_2$  and single output, i.e., Y. On the basis of the combination of inputs that are present at the selection lines  $S^0$ ,  $S^1$ , and  $S_2$ , one of these 8 inputs are connected to the output. The block diagram and the truth table of the 8  $\times 1$  multiplexer are given below.







### Truth Table:

| INPUTS         |                |                | Output         |
|----------------|----------------|----------------|----------------|
| S <sub>2</sub> | S <sub>1</sub> | S <sub>0</sub> | Y              |
| 0              | 0              | 0              | A <sub>0</sub> |
| 0              | 0              | 1              | A <sub>1</sub> |
| 0              | 1              | 0              | A <sub>2</sub> |
| 0              | 1              | 1              | A <sub>3</sub> |
| 1              | 0              | 0              | A <sub>4</sub> |
| 1              | 0              | 1              | A <sub>5</sub> |
| 1              | 1              | 0              | A <sub>6</sub> |
| 1              | 1              | 1              | A <sub>7</sub> |

The logical expression of the term Y is as follows:  $Y=S_0'.S_1'.S_2'.A_0+S_0.S_1'.S_2'.A_1+S_0'.S_1.S_2'.A_2+S_0.S_1.S_2'.A_3+S_0'.S_1'.S_2\ A_4+S_0.S_1'.S_2\ A_5+S_0'.S_1.S_2\ .A_6+S_0.S_1.S_3.A_7$  Logical circuit of the above expression is given below:



8 ×1 multiplexer using 4×1 and 2×1 multiplexer

We can implement the  $8\times1$  multiplexer using a lower order multiplexer. To implement the  $8\times1$  multiplexer, we need two  $4\times1$  multiplexers and one  $2\times1$  multiplexer. The  $4\times1$ multiplexer has 2 selection lines, 4 inputs, and 1 output. The 2×1 multiplexer has only 1 selection line.

For getting 8 data inputs, we need two 4x1 multiplexers. The 4×1 multiplexer produces one output. So, in order to

get the final output, we need a 2×1 multiplexer. The block

diagram of 8×1 multiplexer using 4×1 and 2×1



In the 16 to 1 multiplexer, there are total of 16 inputs, i.e.,  $A_0$ ,  $A_1$ , ...,  $A_{16}$ , 4 selection lines, i.e.,  $S_0$ ,  $S_1$ ,  $S_2$ , and  $S_3$  and single output, i.e., Y. On the basis of the combination of inputs that are present at the selection lines S<sup>0</sup>, S<sup>1</sup>, and S<sub>2</sub>, one of these 16 inputs will be connected to the output. The block diagram and the truth table of the 16×1 Block Diagram:



### Truth Table:

| INPUTS |                |                |                | Output          |
|--------|----------------|----------------|----------------|-----------------|
| So     | S <sub>1</sub> | S <sub>2</sub> | S <sub>3</sub> | Υ               |
| 0      | 0              | 0              | 0              | A <sub>0</sub>  |
| 0      | 0              | 0              | 1              | A <sub>1</sub>  |
| 0      | 0              | 1              | 0              | A <sub>2</sub>  |
| 0      | 0              | 1              | 1              | A <sub>3</sub>  |
| 0      | 1              | 0              | 0              | A <sub>4</sub>  |
| 0      | 1              | 0              | 1              | As              |
| 0      | 1              | 1              | 0              | As              |
| 0      | 1              | 1              | 1              | A <sub>7</sub>  |
| 1      | 0              | 0              | 0              | A <sub>8</sub>  |
| 1      | 0              | 0              | 1              | A <sub>9</sub>  |
| 1      | 0              | 1              | 0              | A <sub>10</sub> |
| 1      | 0              | 1              | 1              | A <sub>11</sub> |
| 1      | 1              | 0              | 0              | A <sub>12</sub> |
| 1      | 1              | 0              | 1              | A <sub>13</sub> |
| 1      | 1              | 1              | 0              | A <sub>14</sub> |
| 1      | 1              | 1              | 1              | A <sub>15</sub> |



16×1 multiplexer using 8×1 and 2×1 multiplexer

We can implement the 16×1 multiplexer using a lower order multiplexer. To implement the 8×1 multiplexer, we need two 8×1 multiplexers and one 2×1 multiplexer. The 8×1 multiplexer has 3 selection lines, 4 inputs, and 1 output. The 2×1 multiplexer has only 1 selection line. For getting 16 data inputs, we need two 8 ×1 multiplexers. The 8×1 multiplexer produces one output. So, in order to get the final output, we need a 2×1 multiplexer. The block diagram of 16×1 multiplexer using 8×1 and 2×1





